Part Number Hot Search : 
1N5249 BU9728A 38B76F3 PS9005GE ML180 06100 TDA73480 SA12A
Product Description
Full Text Search
 

To Download EP53F8QI Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  enpirion ? power datasheet EP53F8QI 1500 ma powersoc voltage mode synchronous pwm buck with integrated inductor description the EP53F8QI provides high efficiency in a very small footprint. featuring integrated inductor, the device delivers up to 1500ma of continuous output current. total solution footprint can be as little as 40mm 2 . output voltage is programmed via an external resistor divider providing a wide range of flexibility while maintaining a very small footprint. integration of the inductor reduces conducted and radiated noise providing excellent compatibility with sensitive rf and high speed data applications. f eatures ? integrated inductor technology ? total solution footprint as small as 40 mm 2 ? 3 mm x 3 mm x 1.1 mm qfn package ? solution power density up to 140mw/mm 2 ? 1500 ma continuous output current ? high efficiency, up to 94 % ? low ripple voltage; 8 mv p-p typical ? power ok signal with 5 ma sink capability ? 2.4v to 5.5v input voltage range ? fast transient response ? 4 mhz fixed switching frequency ? low dropout operation: 100 % duty cycle ? under voltage lockout, over current, short circuit, and thermal protection ? rohs compliant; msl 3 260 c reflow application ? wireless wide area networking data cards. ? replacement of inefficient ldos ? noise sensitive applications such as rf, audio and video, and high speed io ? computing, computer peripherals, storage, networking, and instrumentation ? usb, dsl, stb, dvr, dtv, and ipc figure 1: typical application circuit product performance figure 2: efficiency, v in =5v, v out =3.7v ep53f8 22 uf vout pvin agnd v in pok enable avin1 pgnd 680pf c out 1 uf v out ra 237k rb vfb 5.0pf 10uf 10 c in avin2 25 35 45 55 65 75 85 95 0 0.1 0.2 0.3 0.4 0.5 0.6 0.7 0.8 0.9 1 1.1 1.2 1.3 1.4 1.5 load current (a) efficiency (%) 01542 october 11, 2013 rev f
ep53 f8 qi www.altera.com/enpirion page 2 ordering information part number temp rating (c) package e p5 3f8 qi - 40 to +85 16 - pin qfn t&r evb-ep5 3f8qi qfn evaluation board pin assignments (top view) figure 3: pin diagram (top view) pin description pin name function 1, 15,16 nc(sw) no connect. these pins are internally connected to the common drain output of the internal mosfets. nc(sw) pins are not to be electrically connected to any external signal, ground, or voltage. however, they must be soldered to the pcb. failure to follow this guideline may result in part malfunction or damage. 2 - 3, pgnd input/output power ground. connect these pins to the ground electrode of the input and output filter capacitors. refer to layout considerations section for details. 4 avin2 analog input voltage. connect to avin1 only . 5 vfb feedback pin for external voltage divider network. connect a resistor divider to this pin to set the output voltage . use 237 k : , 1% or better for the upper resistor. 6 nc no connect. 7,8 vout voltage and power output. connect these pins to output capacitor(s). 9 agnd analog ground for the controller circuits 10 avin1 analog voltage input for the controller circuits. connect this pin to pvin with a 10 : resistor. connect a 1 uf capacitor between this pin and agnd. connect avin2 to this pin. 11 pok power ok with an open drain outp u t. refer to power ok section. 12 enable input enable. a logic high signal on this pin enables the output and initiates a soft start. a logic low signal disables the output and discharges the output to gnd. this pin must not be left floating. 13 - 14 pvin input power supply. connect to input supply. decouple with input capacitor(s) to pgnd. 01542 october 11, 2013 rev f
ep53 f8 qi www.altera.com/enpirion page 3 absolute maximum ratings caution: absolute maximum ratings are stress ratings only. functional operation beyond the recommended operating conditions is not implied. stress beyond the absolute maximum ratings may cause permanent damage to the device. exposure to absolute maximum rated conditions for extended periods may affect device reliability. absolute maximum electrical ratings min max voltages on: pvin, avin, vout - 0.3 v 6 .5 v voltages on: enable, pok - 0.3 v v in voltage on: vfb - 0.3 v 2.7 v esd rating (human body model) 2 kv esd rating (charge device model) 500 v absolute maximum thermal ratings min max ambient operating range - 40 c +85 c storage temperature range - 65 c +150 c reflow peak body temperature msl3 (10 s) +260 c recommended operating conditions parameter symbol min max units input voltage range v in 2.4 5.5 v output voltage range v out 0.6 v in - v dropout ? v output current i load 0 1500 ma operating junction temperature t j - 40 +125 c operating ambient temperature t a - 40 +85 c ? v dropout is defined as (i load x dropout resistance) including temperature effect thermal characteristics parameter symbol min typ max units thermal shutdown (junction temperature) t sd 155 c thermal shutdown hysteresis t sdh 15 c thermal resistance: junction to ambient (0 lfm) ?? t ja 55 c/w ?? based on a 2 oz. copper board and proper thermal design in line with jedec eij/jesd51 standards 01542 october 11, 2013 rev f
ep53 f8 qi www.altera.com/enpirion page 4 electrical characteristics typical values for v in = 5v and t a =25 c , unless otherwise noted. parameter symbol test conditions min typ max units operating input voltage v in 2.4 5.5 v under voltage lockout v uvlo v in going low to high 2.2 v under voltage lockout v uvlo v in going high to low 2.1 v vfb voltage initial accuracy v fb t a = 25 c; v in = 5v i load = 100 ma 0.588 0.600 0.612 v line regulation 2.4 v ? in ? load = 0 to 1.5a 0.42 0 %/a temperature variation - 40c ? a ? ? a ? ? load ? ? in ? ? out ? out rise time t rise from time enable goes high 0.78 1.2 1.62 ms vfb, enable, p in input current (note 1 ) - 40 c ? a ? in v continuous output current 1500 ma peak output current 1.0v v out 1.5v; <21ms out rising 111 % pok upper threshold v out falling 102 % pok lower threshold v out rising; percent of v out nominal 92 % pok lower threshold v out falling; percent of v out nominal 90 % pok low voltage i sink = 5 ma, - 40c ? a ? oh leakage current pok high, - 40 c ? a ? enable low 14 ? ? in ? ? a ? ? osc 4 mhz note 1 : vfb, enable pin input current specification is guaranteed by design. 01542 october 11, 2013 rev f
ep53 f8 qi www.altera.com/enpirion page 5 typical performance characteristics ??? efficiency vs. load current: v in = 5.0v, v out (from top to bottom) = 3.7, 2.5v, 1.8v, 1.2v efficiency vs. load current: v in = 3.3v, v out (from top to bottom) = 2.5v, 1.8v, 1.2v output ripple: v in = 5v, v out = 3.7v , i load = 900ma output ripple: v in = 5v, v out = 3.7v , i load = 900ma output ripple: v in = 3.3v, v out = 1.8v, i load = 900ma output ripple: v in = 3.3v, v out = 1.8v, i load = 900ma 20 mhz bw limit 20 mhz bw limit 500 mhz bw 500 mhz bw 25 35 45 55 65 75 85 95 0.0 0.1 0.2 0.3 0.4 0.5 0.6 0.7 0.8 0.9 1.0 1.1 1.2 1.3 1.4 1.5 load current (a) efficiency (%) 25 35 45 55 65 75 85 95 0.0 0.1 0.2 0.3 0.4 0.5 0.6 0.7 0.8 0.9 1.0 1.1 1.2 1.3 1.4 1.5 load current (a) efficiency (%) 01542 october 11, 2013 rev f
ep53 f8 qi www.altera.com/enpirion page 6 transient response: v in = 5.0v, v out = 1.2v load step 0 to 1.5a transient response: v in = 3.3v, v out = 1.8v load step 0 to 1.5a startup and shutdown waveform v in = 5.0v, v out = 3.7v , i load = 0ma startup and shutdown waveform v in = 5.0v, v out = 3.7v , i load = 900ma ??? application circuit in figure 1 used for typical performance characteristics. enable vout pok enable vout pok 01542 october 11, 2013 rev f
ep53 f8 qi www.altera.com/enpirion page 7 functional block diagram figure 4: functional block diagram functional description the EP53F8QI leverages advanced cmos technology to provide high switching frequency, while also maintaining high efficiency. packaged in a 3 mm x 3 mm x 1.1 mm qfn, the EP53F8QI provides a high degree of flexibility in circuit design while maintaining a very small footprint. high switching frequency allows for the use of very small mlcc input and output filter capacitors. the converter uses voltage mode control t o provide high noise immunity, low output impedance and excellent load transient response. most compensation components are integrated into the device, requiring only a single external compensation capacitor. output voltage is programmed via an external re sistor divider. output voltage can be programmed from 0.6v to v in -v dropout . pok monitors the output voltage and signals if it is within 10% of nominal. protection features include under voltage lockout (uvlo), over current protection, short circuit protection, and thermal overload protection. stability over wide range of operating conditions the EP53F8QI utilizes an internal compensation network and is designed to provide stable operation over a wide range of operating conditions. the high switching frequency allows for a wide control loop bandwidth . .to improve transient performance or reduce output voltage ripple with dynamic loads you have the option to add supplementary capacitance to the output. please refer to the section on soft start for limitations on output capacitance. dac vref (+) (-) error amp vfb vout package boundary p-drive n-drive uvlo thermal limit current limit soft start sawtooth generator (+) (-) pwm comp pvin enable pgnd logic compensation network nc ( sw ) pok pok avin bias 01542 october 11, 2013 rev f
ep53 f8 qi www.altera.com/enpirion page 8 soft start the EP53F8QI has an internal soft-start circuit that controls the ramp of the output voltage. the control circuitry limits the v out ramp rate to levels that are safe for the power mosfets and the integrated inductor. the device has a constant vout ramp time. therefore, the ramp rate will vary with the output voltage setting. output voltage ramp time is given in the electrical characteristics table. excess bulk capacitance on the output of the device can cause an over-current condition at startup. the maximum total capacitance on the output, including the output filter capacitor and bulk and decoupling capacitance, at the load, is given as: c out_total_max = 1.867x10 -3 /v out farads the nominal value for c out is 22uf. the above number and formula assume a no load condition at startup. over current/short circuit protection when an over current condition occurs, v out is pulled low. this condition is maintained for a period of 1.2 ms and then a normal soft start cycle is initiated. if the over current condition still persists, this cycle will repeat. under voltage lockout an under voltage lockout circuit will hold off switching during initial power up until the input voltage reaches sufficient level to ensure proper operation. if the voltage drops below the uvlo threshold the lockout circuitry will again disable switching. hysteresis is included to prevent chattering between uvlo high and low states. enable the enable pin provides means to shut down the converter or initiate normal operation. a logic high will enable the converter to go through the soft start cycle and regulate the output voltage to the desired value. a logic low will allow the device to discharge the output and go into shutdown mode for minimal power consumption. when the output is discharged, an auxiliary nfet turns on and limits the discharge current to 300 ma or below. the enable pin must not be left floating. thermal shutdown when excessive power is dissipated in the device, its junction temperature rises. once the junction temperature exceeds the thermal shutdown temperature, the thermal shutdown circuit turns off the converter, allowing the device to cool. when the junction temperature decreases to a safe operating level, the device will be re- enabled and go through a normal startup process. the specific thermal shutdown junction temperature and hysteresis can be found in the thermal characteristi cs table power ok the EP53F8QI provides an open drain output to indicate if the output voltage stays within 92% to 111% of the set value. within this range, the pok output is allowed to be pulled high. outside this range, pok remains low. however, during transitions such as power up, power down, and dynamic voltage scaling, the pok output will not change state until the transition is complete for enhanced noise immunity. the pok has 5 ma sink capability for events where it needs to feed a digital controller with standard cmos inputs. when pok is pulled high, the pin leakage current is as low as 500 na maximum over temperature. this allows a large pull up resistor such as 100 k to be used for minimal current consumption in shutdown mode. the pok output can also be conveniently used as an enable input of the next stage for power sequencing of multiple converters. 01542 october 11, 2013 rev f
ep53 f8 qi www.altera.com/enpirion page 9 application information setting the output voltage figure 5: typical application circuit the EP53F8QI uses a simple resistor divider to program the output voltage. referring to figure 5 , use 237 k ?, 1% or better for the upper resistor (ra). the value of the bottom resistor (rb) in k? is given as: where v out is the output voltage. rb should also be a 1% or better resistor. a 5.0pf mlcc capacitor is required in parallel with ra for compensation. power- up /down sequencing during power-up, enable should not be asserted before pvin, and pvin should not be asserted before avin. the pvin should never be powered when avin is off. during power down, the avin should not be powered down before the pvin. tying pvin and avin or all three pins (avin, pvin, enable) together during power up or power down meets these requirements . pre-bias start- up the EP53F8QI does not support startup into a pre-biased condition. be sure the output capacitors are not charged or the output of the ep5 3f8qi is not pre- biased when the ep5 3f8qi is first enabled. input and output capacitor selection low esr mlc capacitors with x5r or x7r or equivalent dielectric should be used for input and output capacitors. y5v or equivalent dielectrics lose too much capacitance with frequency, dc bias, and temperature. therefore, they are not suitable for switch- mode dc-dc converter filtering, and must be avoided. the input filter capacitor requirement is a 10 f, 10v 0805 mlcc capacitor in parallel with a 680pf mlcc capacitor. the 680pf capacitor provides additional high frequency decoupling and is manditory. the 680pf capacitor must be placed closest to the EP53F8QI as shown in figure 5 . the output filter capacitor requirement is a 22 f, 6.3v, 0805 mlcc for most applications. the output ripple can be reduced by using 2 x 22 f, 6.3v, 0805 mlc capacitors. additional bulk capacitance for decoupling and bypass can be placed at the load as long as there is sufficient separation between the v out sense point and the bulk capacitance. excess total capacitance on the output (output filter + bulk) can cause an over-current condition at startup. refer to the section on soft-start for the maximum total capacitance on the output. avin decoupling avin should be connected to pvin using a 10 ? resistor. an 0402 or smaller case size is recommended for this resistor. a 1 f, 10 v, 0402 mlc capacitor should be connected from avin to agnd to provide high frequency decoupling for the control circuitry supply for optimal performance. pok pull up resistor selection if the pok signal is required for the application. the pok pin must be pulled up through a resistor to any voltage source that can be as high as v in . the simplest way is to connect pok to the power input of the converter through a resistor. a 100 k ? pull up resistor is recommended for most applications for minimal current drain from the voltage source and good noise immunity. pok can sink up to 5ma. ep53f8 22 uf vout pvin agnd v in pok enable avin1 pgnd 680pf c out 1 uf v out ra 237k rb vfb 5.0pf 10uf 10 c in avin2 ? ? ? k v rb out 6.0 2. 142 01542 october 11, 2013 rev f
ep53 f8 qi www.altera.com/enpirion page 10 layout recommendation figure 6 shows critical components and layer 1 traces of a recommended minimum footprint ep53f8lqi/ep53f8hqi layout with enable tied to v in . alternate enable configurations, and other small signal pins need to be connected and routed according to specific customer application. please see the gerber files on the altera website www.altera.com/enpirion for exact dimensions and other layers. please refer to figure 6 while reading the layout recommendations in this section. recommendation 1: input and output filter capacitors should be placed on the same side of the pcb, and as close to the EP53F8QI package as possible. they should be connected to the device with very short and wide traces. do not use thermal reliefs or spokes when connecting the capacitor pads to the respective nodes. the +v and gnd traces between the capacitors and the EP53F8QI should be as close to each other as possible so that the gap between the two nodes is minimized, even under the capacitors. recommendation 2: input and output grounds are separated until they connect at the pgnd pins. the separation shown on figure 6 between the input and output gnd circuits helps minimize noise coupling between the converter input and output switching loops. recommendation 3: the system ground plane should be the first layer immediately below the surface layer. this ground plane should be continuous and un-interrupted below the converter and the input/output capacitors. please see the gerber files on the altera website www. altera.com/enpirion . figure 6: top pcb layer critical components and copper for minimum footprint recommendation 4 : multiple small vias should be used to connect the ground traces under the device to the system ground plane on another layer for heat dissipation. the drill diameter of the vias should be 0.33mm, and the vias must have at least 1 oz. copper plating on the inside wall, making the finished hole size around 0.20-0.26mm. do not use thermal reliefs or spokes to connect the vias to the ground plane. it is preferred to put these vias under the capacitors along the edge of the gnd copper closest to the +v copper. please see figure 6. these vias connect the input/output filter capacitors to the gnd plane and help reduce parasitic inductances in the input and output current loops. if the vias cannot be placed under c in and c out , then put them just outside the capacitors along the gnd. do not use thermal reliefs or spokes to connect these vias to the ground plane. recommendation 5 : avin is the power supply for the internal small-signal control circuits. it sh ould be connected to the input voltage at a quiet point. in figure 6 this connection is made with ravin at the input capacitor close to the v in connection. 01542 october 11, 2013 rev f
ep53 f8 qi www.altera.com/enpirion page 11 recommended pcb footprint figure 7: ep 53 f8 qi package pcb footprint 01542 october 11, 2013 rev f
ep53 f8 qi www.altera.com/enpirion page 12 package and mechanical figure 8: ep 53f8 qi package dimensions contact information altera corporation 101 innovation drive san jose, ca 95134 phone: 408- 544 -7000 www.altera.com ? 2013 altera corporation confidential. all rights reserved. altera, arria, cyclone, enpirion, hardcopy, max, megacore, nios, quartus and stratix words and logos are trademarks of altera corporation and registered in the u.s. patent and trademark office and in other countries. all other words and logos identified as trademarks or service marks are the property of their respective holders as described at www.altera.com/common/legal.html. altera warrants performance of its semiconductor products to current specifications in accordance with altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by altera. altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services. 01542 october 11, 2013 rev f


▲Up To Search▲   

 
Price & Availability of EP53F8QI

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X